VITA Technologies
  • VME
  • XMC
  • FMC
  • PMC
  • VNX
  • VPX
Menu
  • VME
  • XMC
  • FMC
  • PMC
  • VNX
  • VPX
  • Articles
  • White Papers
  • Products
  • News
Menu
  • Articles
  • White Papers
  • Products
  • News
  Industry News  Micro Memory Unveils the CoSine System-on-Chip for Real Time FPGA-based Signal Processing
Industry News

Micro Memory Unveils the CoSine System-on-Chip for Real Time FPGA-based Signal Processing

Micro Memory, LLCMicro Memory, LLC—April 25, 20050
FacebookTwitterPinterestLinkedInTumblrRedditVKWhatsAppEmail

CHATSWORTH, California, April 25, 2005 – Micro Memory®, LLC, (www.micromemory.com) today announced CoSine, a highly integrated, completely preconfigured System-on-Chip for real time FPGA based signal processing. Bridging two high-speed interfaces (Serial RapidIO®, PCI-XTM, or PCI-ExpressTM) through a multi-port DDR controller, the elegant design enables non-contentious access to a User Programmable Logic (UPL) block and QDR II SRAM controller.

“CoSine is a truly impressive System-On-Chip,” said Erich Goetting, Xilinx Vice President & General Manager, Advanced Products Division. “By combining Micro Memory’s high-performance custom logic with multiple PowerPC® cores, Multi-Gigabit Rocket I/OTM Transceivers, and Xilinx® LogiCORE IPTM, CoSine represents an excellent example of what can be achieved with the Virtex-II ProTM family of FPGA’s. As the cornerstone of Micro Memory’s embedded platforms, this IC should prove a key enabler for next-generation signal processing equipment.”

Similar to a structured ASIC, the IP cores, memory controllers, specialized DMA engines, embedded processors and surrounding logic are factory preconfigured and supplied as a fully tested system. This provides users the ability to focus on application specific state machine processing in the UPL block without concerning themselves with coding other modules, complicated SoC integration, or verification.

CoSine not only combines the functionality of several chips into a single device, but, with a focus towards processing real time data streams, CoSine’s elegant architecture enables data to flow through different internal FPGA elements with non-contentious access.

More stories

Vicor Introduces Seven New Mid-Power Micro Modules

April 4, 2006

Matrox EpicA Enables Multiple Monitors with Fujitsu Siemens Computers Products

September 11, 2007

Mercury Computer Systems Announces Next-Generation VME Road Map

January 17, 2005

Channel One Forms Core Avionics & Industrial LLC to Provide Program Ready Embedded Graphics Processors with Safety Critical Drivers to Mil-Aero and other High Reliability System Manufacturers

September 28, 2011

Signal processors spend a significant portion of time and resources moving data, shuffling it in preparation for manipulation. “Through the use of a large, multi-ported memory buffer tightly integrated with the UPL block and a corner turning DMA engine, CoSine significantly reduces this inefficiency for downstream DSP’s,” said Mike Jadon, Director of Product Marketing, Micro Memory. “This unique combination enables downstream DSP’s to spend a higher percentage of time and resources on intelligent data manipulation, reducing overhead and system complexity.”

While targeting streaming signal sensor applications such as synthetic aperture and phased array radar, software defined radio, signal intelligence, and semiconductor and medical imaging, CoSine also addresses the requirements of enterprise network storage for file system and data compression.

FPGA-based digital signal processing is particularly relevant to all of these applications because it provides the ability to perform multiple functions in parallel that would otherwise be executed in a serial mode on a conventional DSP or embedded processor (Altivec® PowerPC, TI® C6xTM, etc). Algorithms for fixed point functions such as FFT’s, FIR, data convolution, reduction and digital down conversion are often well-suited to take advantage of internal FPGA resources such as multiply/accumulators, RAM, FIFO’s and look up tables.

With this is mind, CoSine’s architecture and internal connectivity are logically optimized for input data to flow through pipelined, parallelized operations in the UPL block, with results DMA’d to conventional downstream DSP compute nodes for intelligent processing.

By offloading computationally intensive functions from conventional DSP’s, CoSine can increase overall system performance while reducing total board count, total power consumption, system cost and complexity.

The CoSine development toolkit includes a standalone ATCA® board with up to 8GB of DDR that demonstrates continuous sustained transfers from a 64-bit/133MHz PCI-X PrPMC site at maximum bandwidth through CoSine to a Serial RapidIO x4 XMC site. Along with a complete “How to” Developer’s Manual, the kit includes a demo program using an off-the-shelf Xilinx 1024 FFT, a robust library of VHDL test benches, and an extensive suite of PCI, Serial RapidIO, and standalone diagnostic “C” test code.

In addition to the ATCA form factor of the development board, CoSine will be offered on several forthcoming XMC, AMC, and Othello VME VxS VITA 41 and 46/48 formats.

About Micro Memory, LLC

Micro Memory, LLC, is a leading provider of board-level products for streaming signal and image processing, real time data acquisition, and enterprise network storage. Headquartered in Chatsworth, Calif., the company’s innovative products solve challenging problems for industry-leading OEM’s and system solution providers. Additional information is available at www.micromemory.com.

FacebookTwitterPinterestLinkedInTumblrRedditVKWhatsAppEmail
1U Pentium M Networking Platform with Giga LAN
Thales Announces 400 MHz Version of VCE405 Flexible, Low-Cost Connectivity Engine for High-Performance Systems
Related posts
  • Related posts
  • More from author
Eletter Products

SPONSORED: Rugged 1/2 ATR Aligned to SOSA, CMFF and SAVE Ready

January 30, 20250
Consortia and Working Groups

Call for Consensus Body Members to Reaffirm ANSI/VITA 67.1-2019 – Coaxial Interconnect on VPX, 4 Position SMPM Configuration

January 28, 20250
Eletter Products

SPONSORED: SAVE Compliant Chassis for VPX and SOSA Aligned Systems

January 28, 20250
Load more
Read also
Eletter Products

SPONSORED: Rugged 1/2 ATR Aligned to SOSA, CMFF and SAVE Ready

January 30, 20250
Consortia and Working Groups

Call for Consensus Body Members to Reaffirm ANSI/VITA 67.1-2019 – Coaxial Interconnect on VPX, 4 Position SMPM Configuration

January 28, 20250
Eletter Products

SPONSORED: SAVE Compliant Chassis for VPX and SOSA Aligned Systems

January 28, 20250
Eletter Products

SPONSORED: Introducing AirBorn’s 2300W+ VPX Power Supply

January 28, 20250
Consortia and Working Groups

VITA announces formation of VITA 100 working groups

January 13, 20250
Articles

VITA Technologies 2025 Application Guide is here!

December 13, 20240
Load more

Recent Comments

No comments to show.
  • Articles
  • White Papers
  • Products
  • News
Menu
  • Articles
  • White Papers
  • Products
  • News
  • VME
  • XMC
  • FMC
  • PMC
  • VNX
  • VPX
Menu
  • VME
  • XMC
  • FMC
  • PMC
  • VNX
  • VPX

© 2023 VITA Technologies. All rights Reserved.